perf hists: Fix HISTC_MEM_DCACHELINE width setting
commit 0805909f59e02036a4e2660159f27dbf8b6084ac upstream.
Set correct width for unresolved mem_dcacheline addr.
Signed-off-by: Jiri Olsa <jolsa@kernel.org>
Cc: David Ahern <dsahern@gmail.com>
Cc: Don Zickus <dzickus@redhat.com>
Cc: Namhyung Kim <namhyung@kernel.org>
Cc: Peter Zijlstra <a.p.zijlstra@chello.nl>
Fixes: 9b32ba71ba
("perf tools: Add dcacheline sort")
Link: http://lkml.kernel.org/r/1453290995-18485-3-git-send-email-jolsa@kernel.org
Signed-off-by: Arnaldo Carvalho de Melo <acme@redhat.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
This commit is contained in:
parent
751ecdc547
commit
203598aa54
1 changed files with 2 additions and 0 deletions
|
@ -131,6 +131,8 @@ void hists__calc_col_len(struct hists *hists, struct hist_entry *h)
|
||||||
symlen = unresolved_col_width + 4 + 2;
|
symlen = unresolved_col_width + 4 + 2;
|
||||||
hists__new_col_len(hists, HISTC_MEM_DADDR_SYMBOL,
|
hists__new_col_len(hists, HISTC_MEM_DADDR_SYMBOL,
|
||||||
symlen);
|
symlen);
|
||||||
|
hists__new_col_len(hists, HISTC_MEM_DCACHELINE,
|
||||||
|
symlen);
|
||||||
}
|
}
|
||||||
|
|
||||||
if (h->mem_info->iaddr.sym) {
|
if (h->mem_info->iaddr.sym) {
|
||||||
|
|
Loading…
Add table
Reference in a new issue