clk: samsung: exynos5420: Move suspend/resume handling to SoC driver
Since there are multiple differences in how suspend/resume of particular Exynos SoCs must be handled, SoC driver is better place for suspend/resume handlers and so this patch moves them. Signed-off-by: Tomasz Figa <t.figa@samsung.com> Acked-by: Kyungmin Park <kyungmin.park@samsung.com> Reviewed-by: Thomas Abraham <thomas.ab@samsung.com> Reviewed-by: Sylwester Nawrocki <s.nawrocki@samsung.com> Signed-off-by: Kukjin Kim <kgene.kim@samsung.com>
This commit is contained in:
parent
c3b6c1d701
commit
388c78851e
1 changed files with 44 additions and 5 deletions
|
@ -16,6 +16,7 @@
|
||||||
#include <linux/clk-provider.h>
|
#include <linux/clk-provider.h>
|
||||||
#include <linux/of.h>
|
#include <linux/of.h>
|
||||||
#include <linux/of_address.h>
|
#include <linux/of_address.h>
|
||||||
|
#include <linux/syscore_ops.h>
|
||||||
|
|
||||||
#include "clk.h"
|
#include "clk.h"
|
||||||
|
|
||||||
|
@ -108,6 +109,11 @@ enum exynos5420_plls {
|
||||||
nr_plls /* number of PLLs */
|
nr_plls /* number of PLLs */
|
||||||
};
|
};
|
||||||
|
|
||||||
|
static void __iomem *reg_base;
|
||||||
|
|
||||||
|
#ifdef CONFIG_PM_SLEEP
|
||||||
|
static struct samsung_clk_reg_dump *exynos5420_save;
|
||||||
|
|
||||||
/*
|
/*
|
||||||
* list of controller registers to be saved and restored during a
|
* list of controller registers to be saved and restored during a
|
||||||
* suspend/resume cycle.
|
* suspend/resume cycle.
|
||||||
|
@ -174,6 +180,41 @@ static unsigned long exynos5420_clk_regs[] __initdata = {
|
||||||
DIV_KFC0,
|
DIV_KFC0,
|
||||||
};
|
};
|
||||||
|
|
||||||
|
static int exynos5420_clk_suspend(void)
|
||||||
|
{
|
||||||
|
samsung_clk_save(reg_base, exynos5420_save,
|
||||||
|
ARRAY_SIZE(exynos5420_clk_regs));
|
||||||
|
|
||||||
|
return 0;
|
||||||
|
}
|
||||||
|
|
||||||
|
static void exynos5420_clk_resume(void)
|
||||||
|
{
|
||||||
|
samsung_clk_restore(reg_base, exynos5420_save,
|
||||||
|
ARRAY_SIZE(exynos5420_clk_regs));
|
||||||
|
}
|
||||||
|
|
||||||
|
static struct syscore_ops exynos5420_clk_syscore_ops = {
|
||||||
|
.suspend = exynos5420_clk_suspend,
|
||||||
|
.resume = exynos5420_clk_resume,
|
||||||
|
};
|
||||||
|
|
||||||
|
static void exynos5420_clk_sleep_init(void)
|
||||||
|
{
|
||||||
|
exynos5420_save = samsung_clk_alloc_reg_dump(exynos5420_clk_regs,
|
||||||
|
ARRAY_SIZE(exynos5420_clk_regs));
|
||||||
|
if (!exynos5420_save) {
|
||||||
|
pr_warn("%s: failed to allocate sleep save data, no sleep support!\n",
|
||||||
|
__func__);
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
|
register_syscore_ops(&exynos5420_clk_syscore_ops);
|
||||||
|
}
|
||||||
|
#else
|
||||||
|
static void exynos5420_clk_sleep_init(void) {}
|
||||||
|
#endif
|
||||||
|
|
||||||
/* list of all parent clocks */
|
/* list of all parent clocks */
|
||||||
PNAME(mspll_cpu_p) = { "sclk_cpll", "sclk_dpll",
|
PNAME(mspll_cpu_p) = { "sclk_cpll", "sclk_dpll",
|
||||||
"sclk_mpll", "sclk_spll" };
|
"sclk_mpll", "sclk_spll" };
|
||||||
|
@ -737,8 +778,6 @@ static struct of_device_id ext_clk_match[] __initdata = {
|
||||||
/* register exynos5420 clocks */
|
/* register exynos5420 clocks */
|
||||||
static void __init exynos5420_clk_init(struct device_node *np)
|
static void __init exynos5420_clk_init(struct device_node *np)
|
||||||
{
|
{
|
||||||
void __iomem *reg_base;
|
|
||||||
|
|
||||||
if (np) {
|
if (np) {
|
||||||
reg_base = of_iomap(np, 0);
|
reg_base = of_iomap(np, 0);
|
||||||
if (!reg_base)
|
if (!reg_base)
|
||||||
|
@ -747,9 +786,7 @@ static void __init exynos5420_clk_init(struct device_node *np)
|
||||||
panic("%s: unable to determine soc\n", __func__);
|
panic("%s: unable to determine soc\n", __func__);
|
||||||
}
|
}
|
||||||
|
|
||||||
samsung_clk_init(np, reg_base, CLK_NR_CLKS,
|
samsung_clk_init(np, reg_base, CLK_NR_CLKS, NULL, 0, NULL, 0);
|
||||||
exynos5420_clk_regs, ARRAY_SIZE(exynos5420_clk_regs),
|
|
||||||
NULL, 0);
|
|
||||||
samsung_clk_of_register_fixed_ext(exynos5420_fixed_rate_ext_clks,
|
samsung_clk_of_register_fixed_ext(exynos5420_fixed_rate_ext_clks,
|
||||||
ARRAY_SIZE(exynos5420_fixed_rate_ext_clks),
|
ARRAY_SIZE(exynos5420_fixed_rate_ext_clks),
|
||||||
ext_clk_match);
|
ext_clk_match);
|
||||||
|
@ -765,5 +802,7 @@ static void __init exynos5420_clk_init(struct device_node *np)
|
||||||
ARRAY_SIZE(exynos5420_div_clks));
|
ARRAY_SIZE(exynos5420_div_clks));
|
||||||
samsung_clk_register_gate(exynos5420_gate_clks,
|
samsung_clk_register_gate(exynos5420_gate_clks,
|
||||||
ARRAY_SIZE(exynos5420_gate_clks));
|
ARRAY_SIZE(exynos5420_gate_clks));
|
||||||
|
|
||||||
|
exynos5420_clk_sleep_init();
|
||||||
}
|
}
|
||||||
CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);
|
CLK_OF_DECLARE(exynos5420_clk, "samsung,exynos5420-clock", exynos5420_clk_init);
|
||||||
|
|
Loading…
Add table
Reference in a new issue