clk: msm: mdss: fix DSI PLL post vco divider configuration

The post vco divider clock in the DSI PLL can only be configured
to a fixed value of 1 or 4. Current implementation can result in
the divider being set to any value between 1 and 4 which can
result in failures while enabling the DSI pixel clock. Fix this
by replacing the post vco divider with a fixed /1 and /4 dividers
followed by a mux clock.

CRs-Fixed: 1064277
Change-Id: I01bc7304e446c622849c678c64a3fd6881413e89
Signed-off-by: Aravind Venkateswaran <aravindh@codeaurora.org>
This commit is contained in:
Aravind Venkateswaran 2016-10-12 15:22:37 -07:00
parent 773f15cdab
commit a17f1f9338
2 changed files with 103 additions and 27 deletions

View file

@ -1016,19 +1016,19 @@ static struct clk_mux_ops mdss_mux_ops = {
* | vco_clk | * | vco_clk |
* +-------+-------+ * +-------+-------+
* | * |
* +--------------------------------------+ * +----------------------+------------------+
* | | * | | |
* +-------v-------+ | * +-------v-------+ +-------v-------+ +-------v-------+
* | bitclk_src | | * | bitclk_src | | post_vco_div1 | | post_vco_div4 |
* | DIV(1..15) | | * | DIV(1..15) | +-------+-------+ +-------+-------+
* +-------+-------+ | * +-------+-------+ | |
* | | * | +------------+ |
* +--------------------+ | * +--------------------+ | |
* Shadow Path | | | * Shadow Path | | | |
* + +-------v-------+ +------v------+ +------v-------+ * + +-------v-------+ +------v------+ +---v-----v------+
* | | byteclk_src | |post_bit_div | |post_vco_div | * | | byteclk_src | |post_bit_div | \ post_vco_mux /
* | | DIV(8) | |DIV(1,2) | |DIV(1,4) | * | | DIV(8) | |DIV(1,2) | \ /
* | +-------+-------+ +------+------+ +------+-------+ * | +-------+-------+ +------+------+ +---+------+
* | | | | * | | | |
* | | +------+ +----+ * | | +------+ +----+
* | +--------+ | | * | +--------+ | |
@ -1085,19 +1085,51 @@ static struct div_clk dsi0pll_bitclk_src = {
} }
}; };
static struct div_clk dsi0pll_post_vco_div = { static struct div_clk dsi0pll_post_vco_div1 = {
.data = { .data = {
.div = 1, .div = 1,
.min_div = 1, .min_div = 1,
.max_div = 1,
},
.ops = &clk_post_vco_div_ops,
.c = {
.parent = &dsi0pll_vco_clk.c,
.dbg_name = "dsi0pll_post_vco_div1",
.ops = &clk_ops_post_vco_div_c,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi0pll_post_vco_div1.c),
}
};
static struct div_clk dsi0pll_post_vco_div4 = {
.data = {
.div = 4,
.min_div = 4,
.max_div = 4, .max_div = 4,
}, },
.ops = &clk_post_vco_div_ops, .ops = &clk_post_vco_div_ops,
.c = { .c = {
.parent = &dsi0pll_vco_clk.c, .parent = &dsi0pll_vco_clk.c,
.dbg_name = "dsi0pll_post_vco_div", .dbg_name = "dsi0pll_post_vco_div4",
.ops = &clk_ops_post_vco_div_c, .ops = &clk_ops_post_vco_div_c,
.flags = CLKFLAG_NO_RATE_CACHE, .flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi0pll_post_vco_div.c), CLK_INIT(dsi0pll_post_vco_div4.c),
}
};
static struct mux_clk dsi0pll_post_vco_mux = {
.num_parents = 2,
.parents = (struct clk_src[]) {
{&dsi0pll_post_vco_div1.c, 0},
{&dsi0pll_post_vco_div4.c, 1},
},
.ops = &mdss_mux_ops,
.c = {
.parent = &dsi0pll_post_vco_div1.c,
.dbg_name = "dsi0pll_post_vco_mux",
.ops = &clk_ops_gen_mux,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi0pll_post_vco_mux.c),
} }
}; };
@ -1121,7 +1153,7 @@ static struct mux_clk dsi0pll_pclk_src_mux = {
.num_parents = 2, .num_parents = 2,
.parents = (struct clk_src[]) { .parents = (struct clk_src[]) {
{&dsi0pll_post_bit_div.c, 0}, {&dsi0pll_post_bit_div.c, 0},
{&dsi0pll_post_vco_div.c, 1}, {&dsi0pll_post_vco_mux.c, 1},
}, },
.ops = &mdss_mux_ops, .ops = &mdss_mux_ops,
.c = { .c = {
@ -1222,19 +1254,51 @@ static struct div_clk dsi1pll_bitclk_src = {
} }
}; };
static struct div_clk dsi1pll_post_vco_div = { static struct div_clk dsi1pll_post_vco_div1 = {
.data = { .data = {
.div = 1, .div = 1,
.min_div = 1, .min_div = 1,
.max_div = 1,
},
.ops = &clk_post_vco_div_ops,
.c = {
.parent = &dsi1pll_vco_clk.c,
.dbg_name = "dsi1pll_post_vco_div1",
.ops = &clk_ops_post_vco_div_c,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi1pll_post_vco_div1.c),
}
};
static struct div_clk dsi1pll_post_vco_div4 = {
.data = {
.div = 4,
.min_div = 4,
.max_div = 4, .max_div = 4,
}, },
.ops = &clk_post_vco_div_ops, .ops = &clk_post_vco_div_ops,
.c = { .c = {
.parent = &dsi1pll_vco_clk.c, .parent = &dsi1pll_vco_clk.c,
.dbg_name = "dsi1pll_post_vco_div", .dbg_name = "dsi1pll_post_vco_div4",
.ops = &clk_ops_post_vco_div_c, .ops = &clk_ops_post_vco_div_c,
.flags = CLKFLAG_NO_RATE_CACHE, .flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi1pll_post_vco_div.c), CLK_INIT(dsi1pll_post_vco_div4.c),
}
};
static struct mux_clk dsi1pll_post_vco_mux = {
.num_parents = 2,
.parents = (struct clk_src[]) {
{&dsi1pll_post_vco_div1.c, 0},
{&dsi1pll_post_vco_div4.c, 1},
},
.ops = &mdss_mux_ops,
.c = {
.parent = &dsi1pll_post_vco_div1.c,
.dbg_name = "dsi1pll_post_vco_mux",
.ops = &clk_ops_gen_mux,
.flags = CLKFLAG_NO_RATE_CACHE,
CLK_INIT(dsi1pll_post_vco_mux.c),
} }
}; };
@ -1258,7 +1322,7 @@ static struct mux_clk dsi1pll_pclk_src_mux = {
.num_parents = 2, .num_parents = 2,
.parents = (struct clk_src[]) { .parents = (struct clk_src[]) {
{&dsi1pll_post_bit_div.c, 0}, {&dsi1pll_post_bit_div.c, 0},
{&dsi1pll_post_vco_div.c, 1}, {&dsi1pll_post_vco_mux.c, 1},
}, },
.ops = &mdss_mux_ops, .ops = &mdss_mux_ops,
.c = { .c = {
@ -1338,7 +1402,9 @@ static struct clk_lookup mdss_dsi_pll0cc_cobalt[] = {
CLK_LIST(dsi0pll_pclk_src), CLK_LIST(dsi0pll_pclk_src),
CLK_LIST(dsi0pll_pclk_src_mux), CLK_LIST(dsi0pll_pclk_src_mux),
CLK_LIST(dsi0pll_post_bit_div), CLK_LIST(dsi0pll_post_bit_div),
CLK_LIST(dsi0pll_post_vco_div), CLK_LIST(dsi0pll_post_vco_mux),
CLK_LIST(dsi0pll_post_vco_div1),
CLK_LIST(dsi0pll_post_vco_div4),
CLK_LIST(dsi0pll_bitclk_src), CLK_LIST(dsi0pll_bitclk_src),
CLK_LIST(dsi0pll_vco_clk), CLK_LIST(dsi0pll_vco_clk),
}; };
@ -1349,7 +1415,9 @@ static struct clk_lookup mdss_dsi_pll1cc_cobalt[] = {
CLK_LIST(dsi1pll_pclk_src), CLK_LIST(dsi1pll_pclk_src),
CLK_LIST(dsi1pll_pclk_src_mux), CLK_LIST(dsi1pll_pclk_src_mux),
CLK_LIST(dsi1pll_post_bit_div), CLK_LIST(dsi1pll_post_bit_div),
CLK_LIST(dsi1pll_post_vco_div), CLK_LIST(dsi1pll_post_vco_mux),
CLK_LIST(dsi1pll_post_vco_div1),
CLK_LIST(dsi1pll_post_vco_div4),
CLK_LIST(dsi1pll_bitclk_src), CLK_LIST(dsi1pll_bitclk_src),
CLK_LIST(dsi1pll_vco_clk), CLK_LIST(dsi1pll_vco_clk),
}; };
@ -1407,7 +1475,9 @@ int dsi_pll_clock_register_cobalt(struct platform_device *pdev,
dsi0pll_pclk_src.priv = pll_res; dsi0pll_pclk_src.priv = pll_res;
dsi0pll_pclk_src_mux.priv = pll_res; dsi0pll_pclk_src_mux.priv = pll_res;
dsi0pll_post_bit_div.priv = pll_res; dsi0pll_post_bit_div.priv = pll_res;
dsi0pll_post_vco_div.priv = pll_res; dsi0pll_post_vco_mux.priv = pll_res;
dsi0pll_post_vco_div1.priv = pll_res;
dsi0pll_post_vco_div4.priv = pll_res;
dsi0pll_bitclk_src.priv = pll_res; dsi0pll_bitclk_src.priv = pll_res;
dsi0pll_vco_clk.priv = pll_res; dsi0pll_vco_clk.priv = pll_res;
@ -1421,7 +1491,9 @@ int dsi_pll_clock_register_cobalt(struct platform_device *pdev,
dsi1pll_pclk_src.priv = pll_res; dsi1pll_pclk_src.priv = pll_res;
dsi1pll_pclk_src_mux.priv = pll_res; dsi1pll_pclk_src_mux.priv = pll_res;
dsi1pll_post_bit_div.priv = pll_res; dsi1pll_post_bit_div.priv = pll_res;
dsi1pll_post_vco_div.priv = pll_res; dsi1pll_post_vco_mux.priv = pll_res;
dsi1pll_post_vco_div1.priv = pll_res;
dsi1pll_post_vco_div4.priv = pll_res;
dsi1pll_bitclk_src.priv = pll_res; dsi1pll_bitclk_src.priv = pll_res;
dsi1pll_vco_clk.priv = pll_res; dsi1pll_vco_clk.priv = pll_res;

View file

@ -447,7 +447,9 @@
#define clk_dsi0pll_pclk_src 0x5efd85d4 #define clk_dsi0pll_pclk_src 0x5efd85d4
#define clk_dsi0pll_pclk_src_mux 0x84b14663 #define clk_dsi0pll_pclk_src_mux 0x84b14663
#define clk_dsi0pll_post_bit_div 0xf46dcf27 #define clk_dsi0pll_post_bit_div 0xf46dcf27
#define clk_dsi0pll_post_vco_div 0x8ee956ff #define clk_dsi0pll_post_vco_mux 0xfaf9bd1f
#define clk_dsi0pll_post_vco_div1 0xabb50b2a
#define clk_dsi0pll_post_vco_div4 0xbe51c091
#define clk_dsi0pll_bitclk_src 0x36c3c437 #define clk_dsi0pll_bitclk_src 0x36c3c437
#define clk_dsi0pll_vco_clk 0x15940d40 #define clk_dsi0pll_vco_clk 0x15940d40
@ -457,7 +459,9 @@
#define clk_dsi1pll_pclk_src 0xeddcd80e #define clk_dsi1pll_pclk_src 0xeddcd80e
#define clk_dsi1pll_pclk_src_mux 0x3651feb3 #define clk_dsi1pll_pclk_src_mux 0x3651feb3
#define clk_dsi1pll_post_bit_div 0x712f0260 #define clk_dsi1pll_post_bit_div 0x712f0260
#define clk_dsi1pll_post_vco_div 0x623e04de #define clk_dsi1pll_post_vco_mux 0xc6a90d20
#define clk_dsi1pll_post_vco_div1 0x6f47ca7d
#define clk_dsi1pll_post_vco_div4 0x90628974
#define clk_dsi1pll_bitclk_src 0x13ab045b #define clk_dsi1pll_bitclk_src 0x13ab045b
#define clk_dsi1pll_vco_clk 0x99797b50 #define clk_dsi1pll_vco_clk 0x99797b50